## ECE3810 Microprocessor System Design Laboratory

# Laboratory Report #2

Name: 胡瑞

Student ID: 122050014

Date: 2024.9.29

The Chinese University of Hong Kong, Shenzhen

During the lab, four experiments are involved for different purposes. Each experiment will be shortly introduced in the following section. Details of each experiment will be elaborated after the short introduction.

- Experiment 1: Study the initiation of clock tree and USART2 port
- Experiment 2: Adding initiation of USART1 port and its clock, setup and transmit data by USART
- Experiment 3: Develop a more general method to transmit data and display by USART
- Experiment 4: Develop its own library including clock tree, USART functions

### 1. Experiment 1

#### 1.1 Design

The design of experiment 1 is provided by the handout. Specific coding is shown below

Figure 1 Clock tree init function

```
void EIE3810_USART2_init(u32 pclk1, u32 baudrate)

// USART2
```

Figure 2 USART2 init function

Step 9 from handout: The procedure of clock tree init function is enabling the HSE clock; wait until the HSERDY bit is set, indicating the HSE clock is instead ready and stable; setting the HSE clock divider to be "not divided"; selecting HSE to be the PLL input clock source; configuring the PLL multiplication factor of 9x; enabling the PLL; waits until the PLL is ready and stable; clearing the SW bit and then setting this bit to select PLL to be the system clock source; checking PLL is indeed the clock source; clearing the PPRE1 bit and then set this bit to divide HCLK

by 2 for APB1; setting FLASH with 2 wait states; finally enabling the clock for USART2.

Step 10 from handout: For USART2 init function, first creating two u16 variable to store mantissa and fraction; then perform the calculation to get mantissa and fraction using desired pclk and baud rate. Enabling the clock for GPIOA, clearing the bits for PA2 an PA3; setting the output to be alternate function output push pull and input to be pull-up or pull-down; Set and reset the USART2, and then set the baud rate for USART2; finally enabling USART2 and its transmitter.

#### 1.2 Result



Figure 3 Logic analyzer waveform



Figure 4 eagleCom result of exp 1

Step 7 and 8 from handout: Using figure 3 to compare with the serial transmission from the handout, the data transmitted is different, which is the middle section of the waveform. However, waveform from figure 3 also contains a Start bit as LOW and a Stop bit as HIGH. The Par bit for figure 3 is also HIGH. After modifying parameter of Delay() from 50000 to 100, letter transmitted and shown in eagleCom becomes faster.

#### 2. Experiment 2

#### 2.1 Design

```
//USART2 clock (APB1)
RCC->CFGR &= 0xFFFFFC0F;//Add comments
RCC->CFGR |= 0x00000400;//Add comments

//USART1 clock (APB2)
RCC->CFGR &= 0xFFFFC7FF; // Clear PPRE2 bits (for APB2)
RCC->CFGR |= 0x000000000; // Set PPRE2 bits to not divide HCLK for APB2 (72MHz)

FLASH->ACR = 0x32;//Set FLASH with 2 wait states
RCC->APB1ENR |= 1<<17; //Add comments

// Add this line to enable USART1 clock
RCC->APB2ENR |= 1<<14; // Enable USART1 clock
RCC->APB2ENR |= 1<<2; // Enable GPIOA clock</pre>
```

Figure 5 Clock tree setup

```
91 void EIE3810_USART1_init(u32 pclk2, u32 baudrate)
 92 ⊟{
93
            float temp;
 94
95
           u16 mantissa;
u16 fraction;
 96
97
98
99
           // Calculate BRR value
            temp = (float) (pclk2*1000000)/(baudrate*16);
           mantissa = temp;
fraction = (temp - mantissa) * 16;
           mantissa <<= 4;
 101
           mantissa += fraction;
 103
           // Enable clock for GPIOA
RCC->APB2ENR |= 1 << 2;
 105
 107
            // Configure PA9 (TX) and PA10 (RX)
           GPIOA->CRH &= 0xFFFFF00F; // Clear bits for PA9 and PA10
GPIOA->CRH |= 0x000008B0; // Set PA9 as alternate function output push-pull, PA10 as input floating
 109
 111
            // Enable clock for USART1
            RCC->APB2ENR |= 1 << 14;
 113
            // Reset USART1
           RCC->APB2RSTR |= 1 << 14;
RCC->APB2RSTR &= ~(1 << 14);
 115
 116
117
118
119
           USART1->BRR = mantissa;
 120
121
            // Enable USART, enable transmitter, enable receiver
            USART1->CR1 = 0x2008;
123 }
```

Figure 6 USART1 initialization

As shown in the figure 5, the clock setup of USART1 is similar to the setup of USART2 except the bit representing USART1 is different from USART2. We need to use F and 8 to clear PPRE2 bit for APB2 firstly, and then set PPRE2 bit to 0 so that HCLK will not be divided because what we want is the full frequency 72MHz for this port. After the setup, we also set the APB2ENR bit to enable the USART1 clock and GPIOA clock for future use.

As shown in the figure 6, the USART1 setup is also very similar to the USART2 setup in experiment 1. Several differences include that pclk1 for USART2 is 36MHz, pclk2 for USART1 is 72MHz; in line 108 and 109 of figure 6, PA9 and PA10 in CRH of GPIOA are configured instead of PA2 and PA3 in CRL. This is because PA9 and PA10 are responsible for RX and TX functions, located at CRH register. In addition, line 115 and 116 of figure 6 reset the USART1. Because USART1 uses APB2, which has different bits arrangement from APB1, the bit is 14 instead of 17.

Figure 7 main function

The main function will transmit ASCII version of my student ID number to the USART1 port, displaying these number in the eagleCom. It also uses two Delay function to control the interval between transmission of adjacent two number.

#### 2.2 Result



Figure 8 eagleCom result of exp 2

## 3. Experiment 3

#### 3.1 Design

```
31 void USART_print(u8 USARTport, char *st)
32 □ {
      u8 i=0;
33
      while(st[i] != 0x00)
34
35 🖨
36
        if (USARTport == 1) USART1 -> DR = st[i];
        if (USARTport == 2) USART2-> DR = st[i];
37
        while(!((USART1->SR>>7)&0x1)); //Modifed line
38
39
        if (i == 255) break;
40
        i++;
      }
41
42 }
43
```

Figure 9 USART\_print function with modified check

The modified line checks the TXE, which is the 7<sup>th</sup> bit of SR (Status Register). &0x1 representing the bitwise AND, which mask all bits except the least significant bit, which is now the original 7th bit of SR. The ! operator inverts this logic, so the loop continues while TXE is 0 (data register not empty) and exits when TXE becomes 1 (data register empty).

#### 3.2 Result



Figure 10 eagleCom result of exp 3



Figure 11 Flow chart of USART\_print function

## 4. Experiment 4

## 4.1 Result



Figure 12 eagleCom result of exp 4

As shown in the figure 12, number "1234567890" is shown in COM8, which is the assigned COM number of USART1; number "122050014" is shown in COM6, which is the assigned COM number of USART2. These two number are shown simultaneously.

#### x. Conclusion

In this lab, we have conducted four experiments with different purposes. We have learnt the initiation of clock tree and USART2 port; adding initiation of USART1 port and its clock, setup and transmit data by USART; developing a more general method to transmit data and display by USART; developing its own library including clock tree, USART functions